

# **Intelligent +3.0V to +5.5V RS-232 Transceivers**

# **FEATURES**

- Meets true EIA/TIA-232-F Standards from a +3.0V to +5.5V power supply
- Interoperable with EIA/TIA-232 and adheres to EIA/TIA-562 down to a +2.7V power source
- AUTO ON-LINE<sup>®</sup> circuitry automatically wakes up from a 1µA shutdown
- Minimum 250Kbps data rate under load (EB)
- 1 Mbps data rate for high speed RS-232 (EU)
- Regulated Charge Pump Yields Stable RS-232 Outputs Regardless of  $V_{cc}$ Variations
- ESD Specifications: +15KV Human Body Model +15KV IEC1000-4-2 Air Discharge <sup>+</sup>8KV IEC1000-4-2 Contact Discharge **DESCRIPTION**



Now Available in Lead Free Packaging

The **SP3223** products are RS-232 transceiver solutions intended for portable applications such as notebook and hand held computers. The **SP3223** use an internal high-efficiency, charge-pump power supply that requires only  $0.1\mu$ F capacitors in 3.3V operation. This charge pump and **Sipex's** driver architecture allow the **SP3223** series to deliver compliant RS-232 performance from a single power supply ranging from +3.3V to +5.0V. The **SP3223** is a 2 driver/2-receiver device ideal for laptop/notebook computer and PDA applications.

The AUTO ON-LINE® feature allows the device to automatically "wake-up" during a shutdown state when an RS-232 cable is connected and a connected peripheral is turned on. Otherwise, the device automatically shuts itself down drawing less than  $1\mu$ A.





**Applicable U.S. Patents - 5,306,954; and other patents pending.**

# **ABSOLUTE MAXIMUM RATINGS**

These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability and cause permanent damage to the device.



#### **Output Voltages**



#### **Power Dissipation per package**

20-pin SSOP (derate 9.25mW/°C above +70°C)....750mW 20-pin TSSOP (derate 11.1mW/°C above +70°C)..900mW

**ELECTRICAL CHARACTERISTICS**

**NOTE 1**: V+ and V- can have maximum magnitudes of 7V, but their absolute difference cannot exceed 13V.



Unless otherwise noted, the following specifications apply for  $V_{CC} = +3.0V$  to  $+5.5V$  with  $T_{AMB} = T_{MIN}$  to  $T_{MAX}$ .<br>Typical values apply at  $V = +3.3V$  or  $+5.0V$  and  $T = -25\degree C$ . (Note 2) Typical values apply at  $V_{\text{CC}} = +3.3V$  or  $+5.0V$  and  $T_{\text{AMB}} = 25^{\circ}\text{C}$  (Note 2).

**NOTE 2**: C1 - C4 0.1µF, tested at 3.3V ±10%.

 $C1 = 0.047 \mu$ F, C2-C4 = 0.33 $\mu$ F, tested at 5V $\pm$ 10%.

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise noted, the following specifications apply for  $V_{CC} = +3.0V$  to  $+5.5V$  with  $T_{AMB} = T_{MIN}$  to  $T_{MAX}$ . Typical values apply at  $V_{\text{cc}} = +3.3V$  or  $+5.0V$  and  $T_{\text{AMB}} = 25^{\circ}\text{C}$  (Note 2).



**NOTE 2**: C1 - C4 0.1µF, tested at 3.3V ±10%.

 $C1 = 0.047 \mu F$ ,  $C2-C4 = 0.33 \mu F$ , tested at  $5V \pm 10\%$ .

# **TIMING CHARACTERISTICS**

Unless otherwise noted, the following specifications apply for  $V_{CC} = +3.0V$  to  $+5.5V$  with  $T_{AMB} = T_{MIN}$  to  $T_{MAX}$ . Typical values apply at  $V_{\text{cc}} = +3.3V$  or  $+5.0V$  and  $T_{\text{AMB}} = 25^{\circ}\text{C}$ .





*Figure 4. SP3223 Typical Operating Circuit*

# **TYPICAL PERFORMANCE CHARACTERISTICS**

Unless otherwise noted, the following performance characteristics apply for  $V_{\text{cc}} = +3.3V$ , 250Kbps data rate, all drivers loaded with 3kΩ, 0.1µF charge pump capacitors, and  $T_{AMB} = +25^{\circ}C$ .



*Figure 1. Transmitter Output Voltage VS. Load Capacitance for the SP3223EB*



*Figure 3. Supply Current VS. Load Capacitance when Transmitting Data for the SP3223EB*



*Figure 5. Transmitter Output Voltage VS. Supply Voltage for the SP3243EB*



*Figure 2. Slew Rate VS. Load Capacitance for the SP3223EB*



*Figure 4. Supply Current VS. Supply Voltage for the SP3243EB*

# **TYPICAL PERFORMANCE CHARACTERISTICS**

Unless otherwise noted, the following performance characteristics apply for  $V_{cc} = +3.3V$ , 1000Kbps data rate, all drivers loaded with 3kΩ, 0.1µF charge pump capacitors, and  $T_{\text{AMB}} = +25^{\circ}C$ .



*Figure 6. Transmitter Skew VS. Load Capacitance for the 3223EU*



*Figure 8. Transmitter Output Voltage VS. Load Capacitance for the SP3223EU*



*Figure 10. Supply Current VS. Supply Voltage for the SP3223EU*



*Figure 7 Transmitter Output Voltage VS. Supply Voltage for the SP3223EU*



*Figure 9. Supply Current VS. Load Capacitance for the SP3223EU*



*Figure 11. Transmitter Output Voltage VS. Supply Voltage for the SP3223EU*

# **PIN DESCRIPTION**



# **DESCRIPTION**

The **SP3223** is a 2-driver/2-receiver device ideal for portable or handheld applications. The **SP3223** transceivers meet the EIA/TIA-232 and ITU-T V.28/V.24 communication protocols and can be implemented in battery-powered, portable, or handheld applications such as notebook or handheld computers. The **SP3223** devices feature **Sipex's** proprietary and patented (U.S.-- 5,306,954) on-board charge pump circuitry that generates ±5.5V RS-232 voltage levels from a single +3.0V to +5.5V power supply. The **SP3223** devices operate at this typical data rate when fully loaded.

The **SP3223** series is an ideal choice for power sensitive designs. Featuring *AUTO ON-LINE®* circuitry, the SP3223 reduces the power supply drain to a 1µA supply current. In many portable or handheld applications, an RS-232 cable can be disconnected or a connected peripheral can be turned off. Under these conditions, the internal charge pump and the drivers will be shut down.



*Figure 11. Interface Circuitry Controlled by Microprocessor Supervisory Circuit*

Otherwise, the system automatically comes online. This feature allows design engineers to address power saving concerns without major design changes.

# **THEORY OF OPERATION**

The **SP3223** series is made up of four basic circuit blocks:

1. Drivers, 2. Receivers, 3. the Sipex proprietary charge pump, and 4. *AUTO ON-LINE®* circuitry.

# **Drivers**

The drivers are inverting level transmitters that convert TTL or CMOS logic levels to 5.0V EIA/ TIA-232 levels with an inverted sense relative to the input logic levels. Typically, the RS-232 output voltage swing is  $\pm$ 5.4V with no load and  $\pm$ 5V minimum fully loaded. The driver outputs are protected against infinite short-circuits to ground without degradation in reliability. These drivers comply with the EIA-TIA-232F and all previous RS-232 versions. Unused driver inputs should be connected to GND or  $V_{cc}$ .

The drivers can guarantee output data rates fully loaded with 3KΩ in parallel with 1000pF, (SP3223EU,  $C_L$ = 250pF) ensuring compatibility with PC-to-PC communication software.

The slew rate of the driver output on the E and EB versions is internally limited to a maximum of 30V/µs in order to meet the EIA standards (EIA RS-232D 2.1.7, Paragraph 5). The Slew Rate of H and U versions is not limited to enable higher speed data tranfers. The transition of the loaded output from HIGH to LOW also meets the monotonicity requirements of the standard.

*Figure 12* shows a loopback test circuit used to test the RS-232 Drivers. *Figure 13* shows the test results where one driver was active at 235Kbps and all drivers are loaded with an RS-232 receiver in parallel with a 1000pF capacitor. RS-232 data transmission rate of 120Kbps to 1Mbps. provide compatibility with designs in personal computer peripherals and LAN applications.



*Table 2. SHUTDOWN and EN Truth Tables Note: In AUTO ON-LINE® Mode where ONLINE =*  $GND$  and  $\overline{SHUTDOWN} = V_{CC}$  the device will shut down *if there is no activity present at the Receiver inputs.*

#### **Receivers**

The receivers convert  $+5.0V$  EIA/TIA-232. levels to TTL or CMOS logic output levels. Receivers have an inverting output that can be disabled by using the  $\overline{EN}$  pin.

Receivers are active when the *AUTO ON-LINE®* circuitry is enabled or when in shutdown. During the shutdown, the receivers will continue to be active. If there is no activity present at the receivers for a period longer than 100µs or when SHUTDOWN is enabled, the device goes into a standby mode where the circuit draws 1µA. Driving EN to a logic HIGH forces the outputs of the receivers into high-impedance. The truth table logic of the **SP3223** driver and receiver outputs can be found in *Table 2*.

Since receiver input is usually from a transmission line where long cable lengths and system interference can degrade the signal, the inputs have a typical hysteresis margin of 300mV. This ensures that the receiver is virtually immune to noisy transmission lines. Should an input be left unconnected, an internal  $5K\Omega$  pulldown resistor to ground will commit the output of the receiver to a HIGH state.



*Figure 12. Loopback Test Circuit for RS-232 Driver Data Transmission Rates*

### **Charge Pump**

The charge pump is a **Sipex**–patented design (U.S. 5,306,954) and uses a unique approach compared to older less–efficient designs. The charge pump still requires four external capacitors, but uses a four–phase voltage shifting technique to attain symmetrical 5.5V power supplies. The internal power supply



*Figure 13. Loopback Test Circuit result at 235Kbps (All Drivers Fully Loaded)*

consists of a regulated dual charge pump that provides output voltages 5.5V regardless of the input voltage ( $V_{CC}$ ) over the +3.0V to +5.5V range. This is important to maintain compliant RS-232 levels regardless of power supply fluctuations.

The charge pump operates in a discontinuous mode using an internal oscillator. If the output voltages are less than a magnitude of 5.5V, the charge pump is enabled. If the output voltages exceed a magnitude of 5.5V, the charge pump is disabled. This oscillator controls the four phases of the voltage shifting. A description of each phase follows.

### **Phase 1**

 $-V_{ss}$  charge storage — During this phase of the clock cycle, the positive side of capacitors  $C_1$  and  $C_2$  are initially charged to  $V_{CC}$ .  $C_1^+$  is then switched to GND and the charge in  $C_1^-$  is transferred to  $C_2^-$ . Since  $C_2^+$  is connected to  $V_{CC}$ , the voltage potential across capacitor  $C_2$  is now 2 times  $V_{CC}$ .

# **Phase 2**

 $-$  V<sub>SS</sub> transfer  $-$  Phase two of the clock connects the negative terminal of  $C_2$  to the  $V_{SS}$ storage capacitor and the positive terminal of  $C_2$ to GND. This transfers a negative generated voltage to  $C_3$ . This generated voltage is regulated to a minimum voltage of -5.5V. Simultaneous with the transfer of the voltage to  $C_3$ , the positive side of capacitor  $C_1$  is switched to  $V_{\text{CC}}$  and the negative side is connected to GND.

# **Phase 3**

 $-V_{DD}$  charge storage — The third phase of the clock is identical to the first phase — the charge transferred in  $C_1$  produces  $-V_{CC}$  in the negative terminal of  $C_1$ , which is applied to the negative side of capacitor  $C_2$ . Since  $C_2^+$  is at  $V_{CC}$ , the voltage potential across  $C_2$  is 2 times  $V_{CC}$ .

# **Phase 4**

 $-V_{DD}$  transfer — The fourth phase of the clock connects the negative terminal of  $C_2$  to GND, and transfers this positive generated voltage across C<sub>2</sub> to C<sub>4</sub>, the  $V_{DD}$  storage capacitor. This voltage is regulated to  $+5.5V$ . At this voltage, the internal oscillator is disabled. Simultaneous with the transfer of the voltage to  $C_4$ , the positive side of capacitor  $C_1$  is switched to  $V_{CC}$ and the negative side is connected to GND, allowing the charge pump cycle to begin again. The charge pump cycle will continue as long as the operational conditions for the internal oscillator are present.

Since both  $V^+$  and  $V^-$  are separately generated from  $V_{CC}$ , in a no–load condition  $V^+$  and  $V^-$  will be symmetrical. Older charge pump approaches that generate  $V^-$  from  $V^+$  will show a decrease in the magnitude of  $V^-$  compared to  $V^+$  due to the inherent inefficiencies in the design.

# **AUTO ON-LINE® Circuitry**

The **SP3223** devices have a patent pending **AUTO ON-LINE®** circuitry on board that saves power in applications such as laptop computers, PDA's, and other portable systems.

The **SP3223** devices incorporate an **AUTO ON-LINE®** circuit that automatically enables itself when the external transmitters are enabled and the cable is connected. Conversely, the **AUTO ON-LINE®** circuit also disables most of the internal circuitry when the device is not being used and goes into a standby mode where the device typically draws 1µA. This function can also be externally controlled by the ONLINE pin. When this pin is tied to a logic LOW, the **AUTO ON-LINE®** function is active. Once active, the device is enabled until there is no activity on the receiver inputs. The receiver input typically sees at least  $\pm 3V$ , which are generated from the transmitters at the other end of the cable with a  $\pm$ 5V minimum. When the external transmitters are disabled or the cable is disconnected, the receiver inputs will be pulled down by their internal 5kΩ resistors to ground. When this occurs over a period of time, the internal transmitters will be disabled and the device goes into a shutdown or standby mode. When ONLINE is HIGH, the **AUTO ON-LINE®** mode is disabled.

#### The **AUTO ON-LINE®** circuit has two stages:

1) Inactive Detection 2) Accumulated Delay

The first stage, shown in *Figure 20*, detects an inactive input. A logic HIGH is asserted on  $R_v \text{INACT}$  if the cable is disconnected or the external transmitters are disabled. Otherwise,  $R_v$ INACT will be at a logic LOW. This circuit is duplicated for each of the other receivers.

The clock rate for the charge pump typically operates at above 250kHz. The external capacitors can be as low as 0.1µF with a 16V breakdown voltage rating.

The second stage of the **AUTO ON-LINE®** circuitry, shown in *Figure 21*, processes all the receiver's R<sub>v</sub>INACT signals with an accumulated delay that disables the device to a 1µA supply current.

The  $\overline{\text{STATUS}}$  pin goes to a logic LOW when the cable is disconnected, the external transmitters are disabled, or the SHUTDOWN pin is invoked. The typical accumulated delay is around 20µs.

When the **SP3223** drivers or internal charge pump are disabled, the supply current is reduced to 1µA. This can commonly occur in handheld

or portable applications where the RS-232 cable is disconnected or the RS-232 drivers of the connected peripheral are turned off.

The **AUTO ON-LINE®** mode can be disabled by the SHUTDOWN pin. If this pin is a logic LOW, the **AUTO ON-LINE®** function will not operate regardless of the logic state of the ONLINE pin. *Table 3* summarizes the logic of the **AUTO ON-LINE®** operating modes. The truth table logic of the **SP3223** driver and receiver outputs can be found in *Table 2.*

The STATUS pin outputs a logic LOW signal if the device is shutdown. This pin goes to a logic HIGH when the external transmitters are enabled and the cable is connected.

When the **SP3223** devices are shut down, the charge pumps are turned off. V+ charge pump output decays to  $V_{cc}$ , the V- output decays to GND. The decay time will depend on the size of capacitors used for the charge pump. Once in shutdown, the time required to exit the shut down state and have valid  $V<sub>+</sub>$  and  $V<sub>-</sub>$  levels is typically 200µs.

For easy programming, the STATUS can be used to indicate DTR or a Ring Indicator signal. Tying ONLINE and SHUTDOWN together will bypass the **AUTO ON-LINE®** circuitry so this connection acts like a shutdown input pin



*Figure 14. AUTO ON-LINE® Timing Waveforms*



#### *Figure 15. Charge Pump — Phase 1*



*Figure 16. Charge Pump — Phase 2*



*Figure 17. Charge Pump Waveforms*







*Figure 19. Charge Pump — Phase 4*



*Table 3. AUTO ON-LINE® Logic*



*Figure 20. Stage I of AUTO ON-LINE® Circuitry*



*Figure 21. Stage II of AUTO ON-LINE® Circuitry*

The Sipex-patented charge pumps are designed to operate reliably with a range of low cost capacitors.Either polarized or non polarized capacitors may be used. If polarized capacitors are used they should be oriented as shown in the Typical Operating Circuit. The V+ capacitor may be connected to either ground or Vcc (polarity reversed.)

The charge pump operates with  $0.1\mu$ F capacitors for 3.3V operation. For other supply voltages, see the table for required capacitor values. Do not use values smaller than those listed. Increasing the capacitor

values (e.g., by doubling in value) reduces

ripple on the transmitter outputs and may slightly reduce power consumption. C2, C3, and C4 can be increased without changing C1's value

For best charge pump efficiency locate the charge pump and bypass capacitors as close as possible to the IC. Surface mount capacitors are best for this purpose. Using capacitors with lower equivalent series resistance (ESR) and selfinductance, along with minimizing parasitic PCB trace inductance will optimize charge pump operation. Designers are also advised to consider that capacitor values may shift over time and operating temperature.



# **ESD TOLERANCE**

The **SP3223E** series incorporates ruggedized ESD cells on all driver output and receiver input pins. The ESD structure is improved over our previous family for more rugged applications and environments sensitive to electro-static discharges and associated transients. The improved ESD tolerance is at least +15kV without damage nor latch-up.

There are different methods of ESD testing applied:

b) IEC1000-4-2 Air-Discharge

c) IEC1000-4-2 Direct Contact

The Human Body Model has been the generally accepted ESD testing method for semiconductors. This method is also specified in MIL-STD-883, Method 3015.7 for ESD testing. The premise of this ESD test is to simulate the human body's potential to store electro-static energy and discharge it to an integrated circuit. The simulation is performed by using a test model as shown in *Figure 22*. This method will test the IC's capability to withstand an ESD transient during normal handling such as in manufacturing areas where the ICs tend to be handled frequently.

The IEC-1000-4-2, formerly IEC801-2, is generally used for testing ESD on equipment and systems. For system manufacturers, they must guarantee a certain amount of ESD protection since the system itself is exposed to the outside environment and human presence. The premise with IEC1000-4-2 is that the system is required to withstand an amount of static electricity when ESD is applied to points and surfaces of the equipment that are accessible to personnel during normal usage. The transceiver IC receives most of the ESD current when the ESD source is applied to the connector pins. The test circuit for IEC1000-4-2 is shown on *Figure 23*. There are two methods within IEC1000-4-2, the Air Discharge method and the Contact Discharge method.

With the Air Discharge Method, an ESD voltage is applied to the equipment under test (EUT) through air. This simulates an electrically charged person ready to connect a cable onto the rear of the system only to find an unpleasant zap just before the person touches the back panel. The high energy potential on the person discharges through an arcing path to the rear panel of the system before he or she even touches the system. This energy, whether discharged directly or through air, is predominantly a function of the discharge current rather than the discharge voltage. Variables with an air discharge such as approach speed of the object carrying the ESD potential to the system and humidity will tend to change the discharge current. For example, the rise time of the discharge current varies with the approach speed.

The Contact Discharge Method applies the ESD current directly to the EUT. This method was devised to reduce the unpredictability of the ESD arc. The discharge current rise time is constant since the energy is directly transferred without the air-gap arc. In situations such as hand held systems, the ESD charge can be directly discharged to the equipment from a person already holding the equipment. The current is transferred on to the keypad or the serial port of the equipment directly and then travels through the PCB and finally to the IC.



*Figure 22. ESD Test Circuit for Human Body Model*

Date: 08/20/05 SP3223 +3.0V to +5.5V RS-232 Transceivers © Copyright 2005 Sipex Corporation

a) MIL-STD-883, Method 3015.7



*Figure 23. ESD Test Circuit for IEC1000-4-2*

The circuit model in *Figures 22* and *23* represent the typical ESD testing circuit used for all three methods. The  $C_S$  is initially charged with the DC power supply when the first switch (SW1) is on. Now that the capacitor is charged, the second switch (SW2) is on while SW1 switches off. The voltage stored in the capacitor is then applied through  $R_s$ , the current limiting resistor, onto the device under test (DUT). In ESD tests, the SW2 switch is pulsed so that the device under test receives a duration of voltage.

For the Human Body Model, the current limiting resistor  $(R_s)$  and the source capacitor  $(C_s)$  are  $1.5k\Omega$  an  $100p$ F, respectively. For IEC-1000-4-2, the current limiting resistor  $(R_s)$  and the source capacitor ( $C_s$ ) are 330 $\Omega$  an 150pF, respectively.

The higher  $C_s$  value and lower  $R_s$  value in the IEC1000-4-2 model are more stringent than the Human Body Model. The larger storage capacitor injects a higher voltage to the test point when SW2 is switched on. The lower current limiting resistor increases the current charge onto the test point.



*Figure 24. ESD Test Waveform for IEC1000-4-2*

| <b>DEVICE PIN</b>                        | <b>HUMAN BODY</b> | <b>IEC1000-4-2</b> |                       |       |
|------------------------------------------|-------------------|--------------------|-----------------------|-------|
| <b>TESTED</b>                            | <b>MODEL</b>      | Air Discharge      | <b>Direct Contact</b> | Level |
| <b>Driver Outputs</b><br>Receiver Inputs | ±15kV<br>±15kV    | ±15kV<br>±15kV     | ±8kV<br>±8kV          | 4     |

*Table 4. Transceiver ESD Tolerance Levels*







Note: Dimensions in (mm)



 $\Gamma$ 











Note: Dimensions in (mm)















**20 PIN SSOP**

Note: Dimensions in (mm)



# **ORDERING INFORMATION**



Available in lead free packaging. To order add "-L" suffix to part number.

Example: SP3223EUEY/TR = standard; SP3223EUEY-L/TR = lead free

 $/TR = Tape$  and Reel

Pack quantity is 1,500 for SSOP, TSSOP and WSOIC.

> CLICK HERE TO ORDER SAMPLES

# **ORDERING INFORMATION**

Contact factory for availability of the following legacy part numbers. For long term availability Sipex recommends upgrades as listed below. All upgrade part numbers shown are fully pinout and function compatible with legacy part numbers. Upgrade part numbers may contain feature and/or performance enhancements or other changes to datasheet parameters.



Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described hereing; neither does it convey any license under its patent rights nor the rights of others.